

# Application Notes: AN\_SY7120



High Efficiency, 16V, 10A Synchronous Step Up Regulator

Preliminary Specification

### **General Description**

SY7120 develops a high efficiency, high power density synchronous Boost regulator. The device adopts adaptive constant off time and current mode control. The integrated low  $R_{DS(ON)}$  switches minimize the conduction loss.

SY7120 provides selectable PFM/PWM light load operation mode. The device features cycle by cycle peak current limit. Low output voltage ripple and small external inductor and capacitor size are achieved with programmable pseudo-constant frequency.

# **Ordering Information**



| Ordering Number | Package type | Note |
|-----------------|--------------|------|
| SY7120RAC       | OFN3×3-20    |      |

#### **Features**

- Input Range: 2.8-16V
- Programmable Pseudo-constant Frequency: 300kHz-2MHz
- Low  $R_{DS(ON)}$  for Internal Switch Main FET:  $10m\Omega$  Rectifier FET:  $20m\Omega$
- PFM/PWM Selectable Light Load Operation Mode
- Internal Loop Compensation
- Programmable Peak Current Limit
- Internal Soft-start Time Limit the Inrush Current
- Input Voltage UVLO
- Over Temperature Protection
- Over Voltage Protection
- RoHS Compliant and Halogen Free
- Compact Package:QFN3×3-20

# **Applications**

- Power Bank
- High Power AP
- E-Cigarette
- Bluetooth Speaker

# **Typical Applications**



Figure 1. Schematic Diagram





# Pinout (top view)



Top Mark: BMFxyz for SY7120RAC (device code: BMF, x=year code, y=week code, z= lot number code)

|          |            | . ( ) 💟                                                                                                                                                  |  |  |  |
|----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin Name | Pin Number | Pin Description                                                                                                                                          |  |  |  |
| BS       | 1          | Boost-strap pin. Supply Rectifier FET's gate driver. Decouple this pin to the LX pin with a 0.1 μF ceramic capacitor                                     |  |  |  |
| OUT      | 2,3,4,5    | The Boost converter output pin.                                                                                                                          |  |  |  |
| LX       | 6,19,20    | Inductor node. Connect an inductor from power input to the LX pin.                                                                                       |  |  |  |
| GND      | 7,8,18, EP | Ground pin of the IC.                                                                                                                                    |  |  |  |
| ILMT     | 9          | Switch peak current limit setting. Connect a resistor from this pin to GND. $I_{LMT}(A)=1200/R_{ILMT}(k\Omega)-2$                                        |  |  |  |
| NC       | 10,16      | Not connected.                                                                                                                                           |  |  |  |
| FB       | 11         | Feedback pin. Connected to the center of resistor voltage divider to program the output voltage: $V_{OUT}=1V\times(R_1/R_2+1)$                           |  |  |  |
| FS       | 12         | Switching frequency setting pin. Connect a resistor from this pin to ground to program the switching frequency. $f_S(kHz) = 73565/R_{FS}(k\Omega) + 300$ |  |  |  |
| MODE     | 13         | Operating mode selection under light load. Pull this pin low for PFM operation, and pull this pin high or leave it floating for PWM operation.           |  |  |  |
| EN       | 14         | Enable control. Pull high to turn on the IC. Do not leave it floating.                                                                                   |  |  |  |
| SVIN     | 15         | IC power supply input pin. Decouple this pin to the GND pin with a 1 µF ceramic capacitor.                                                               |  |  |  |
| VCC C    | 17         | Output of the internal regulator. Decouple this pin to the GND pin with a 1 µF ceramic capacitor.                                                        |  |  |  |





# **Block Diagram**



Figure 2. Block Diagram

| Absolute Maximum Ratings (Note 1)                |             |
|--------------------------------------------------|-------------|
| SVIN LX OUT ILMT ES MODE EN-                     | 0.3V to 18V |
| FB, VCC                                          | 4V          |
| FB, VCC                                          | 4V          |
| Power Dissipation, PD @ TA = 25 °C QFN3x3-20     | TBD         |
| Package Thermal Resistance (Note 2)              |             |
| θ JA                                             | TBD         |
| θ ις                                             | TBD         |
| Junction Temperature Range                       |             |
| Lead Temperature (Soldering, 10 sec.)            | 260 ℃       |
| Storage Temperature Range                        |             |
|                                                  |             |
| <b>Recommended Operating Conditions</b> (Note 3) |             |
| SVIN                                             | 2.8V to 16V |
| Junction Temperature Range                       |             |
| Ambient Temperature Range                        |             |





### **Electrical Characteristics**

 $(V_{IN} = 5V, V_{OUT} = 12V, I_{OUT} = 100 \text{mA}, T_A = 25 \text{ }^{\circ}\text{C}, \text{ unless otherwise specified})$ 

| Parameter                                 | Symbol                 | Test Conditions                         | Min  | Тур | Max  | Unit         |
|-------------------------------------------|------------------------|-----------------------------------------|------|-----|------|--------------|
| Input Voltage Range                       | $V_{SVIN}$             |                                         | 2.8  |     | 16   | V            |
| Quiescent Current                         | $I_Q$                  | FB=1.1 V                                |      | 200 |      | μΑ           |
| Shutdown Current                          | $I_{SHDN}$             | EN=0                                    |      |     | 3.5  | μΑ           |
| FB Leakage Current                        | $I_{FB}$               | $V_{FB}=3.3V$                           | -50  |     | 50   | nA           |
| Main N-FET RON                            | $R_{DS(ON)\_M}$        |                                         |      | 10  | 0    | mΩ           |
| Rectifier N-FET RON                       | $R_{DS(ON)_R}$         |                                         |      | 20  |      | mΩ           |
| Feedback Reference Voltage                | $V_{REF}$              |                                         | 0.99 | 1   | 1.01 | V            |
| SVIN UVLO Rising Threshold                | $V_{SVIN,UVLO}$        |                                         |      | 4   | 2.8  | V            |
| SVIN UVLO Hysteresis                      | $V_{SVIN,HYS}$         |                                         |      | 0.2 |      | V            |
| Output OVP Threshold                      | $V_{OUT,OVP}$          |                                         | 16   | (7) | 18   | V            |
| Main N-FET Current Limit                  | $I_{LMT}$              | $R_{ILMT}=100k\Omega$                   | 10   |     |      | A            |
| Main N-FET Current Limit<br>Program Range | I <sub>LMT,RNG</sub>   |                                         | 2    | ×   | 10   | A            |
| ILMT Reference Voltage                    | $V_{\rm ILMT}$         |                                         |      | 0.6 |      | V            |
| EN/MODE Rising Threshold                  | V <sub>EN/MODE,H</sub> |                                         |      |     | 1.2  | V            |
| EN/MODE Falling Threshold                 | V <sub>EN/MODE,L</sub> | 2                                       | 0.4  |     |      | V            |
| Switching Frequency Program Range         | $f_{SW,RNG}$           | D. Co                                   | 300  |     | 2000 | kHz          |
| Switching Frequency Accuracy              | $f_{SW}$               | $R_{FS}=340k\Omega$                     | 400  | 500 | 600  | kHz          |
| Minimum ON Time                           | t <sub>ON,MIN</sub>    | . ~                                     |      | 130 |      | ns           |
| Minimum OFF Time                          | t <sub>OFF,MIN</sub>   | K \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |      | 80  |      | ns           |
| Thermal Shutdown Temperature              | $T_{SD}$               |                                         |      | 150 |      | $\mathcal C$ |
| Thermal Shutdown Hysteresis               | $T_{HYS}$              | A COY                                   |      | 15  |      | $\mathcal C$ |

Note 1: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2:  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25$  °C on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard. Paddle of QFN3x3-20 package is the case position for  $\theta_{JC}$  measurement.

**Note 3:** The device is not guaranteed to function outside its operating conditions.



# **Typical Performance Characteristics**



0755-27933516

# **AN\_SY7120**



# **AN\_SY7120**







### **Applications Information**

Because of the high integration in SY7120, the application circuit based on this regulator IC is rather simple. Only input capacitor C<sub>IN</sub>, output capacitor C<sub>OUT</sub>, output current limit resistor R<sub>LIM</sub>, switching frequency program resistor R<sub>FS</sub>, inductor L and feedback resistors (R<sub>1</sub> and R<sub>2</sub>) need to be selected for the targeted applications.

#### Feedback Resistor Divider R1 and R2

Choose R<sub>1</sub> and R<sub>2</sub> to program the proper output voltage. To minimize the power consumption under light load, it is desirable to choose large resistance values for both R<sub>1</sub> and R<sub>2</sub>. A value between 10k and 1M is recommended for both resistors. If R<sub>1</sub>=200k is chosen, then R<sub>2</sub> can be calculated to be:

$$R_{2} = \frac{R_{1}}{V_{OUT} - 1} (\Omega)$$

$$R_{1}$$

$$R_{2}$$

$$R_{1}$$

$$R_{2}$$

#### **Input Capacitor CIN**

The ripple current through input capacitor is calculated as:

$$I_{\text{CIN\_RMS}} = \frac{V_{\text{IN}} \cdot (V_{\text{OUT}} - V_{\text{IN}})}{2\sqrt{3} \cdot L \cdot F_{\text{SW}} \cdot V_{\text{OUT}}} (A)$$

To minimize the potential noise problem, place a typical X5R or better grade ceramic capacitor really close to the VIN and PGND pin. Care should be taken to minimize the loop area formed by CIN, VIN, and PGND pin. In this case, a 10 µF low ESR ceramic capacitor is recommended.

The SVIN capacitor must be close to the SVIN and SGND pins to minimize the potential noise problem. Care should be taken to minimize the loop area formed by Csvin, and SVIN/GND pins. In this case a 1uF low ESR ceramic is recommended.

#### **Output Capacitor Cout**

The output capacitor is selected to handle the output ripple noise requirements. Both steady state ripple and transient requirements must be taken into account when selecting these capacitors. For the best performance, it is recommended to use X5R or better grade ceramic capacitor with 25V rating and more than 44 µF capacitors.

#### **Boost Lnductor L**

There are several considerations in choosing this inductor.

1) Choose the inductance to provide the desired ripple current. It is suggested to choose the ripple current to be about 40% of the maximum average input current. The inductance is calculated as:

$$L = \left(\frac{V_{\text{IN}}}{V_{\text{OUT}}}\right)^2 \frac{(V_{\text{OUT}} - V_{\text{IN}})}{F_{\text{SW}} \times I_{\text{OUT\_MAX}} \times 40\%} (H)$$

Where F<sub>SW</sub> is the switching frequency and IOUT\_MAX is the maximum load current.

SY7120 is less sensitive to the ripple current variations. Consequently, the final choice of inductance can be slightly off the calculation value without significantly impacting the performance.

The saturation current rating of an inductor must be selected to guarantee an adequate margin to the peak inductor current under full load conditions.

$$I_{SAT\_MIN} > \left(\frac{V_{OUT}}{V_{IN}}\right) \times I_{OUT\_MAX} + \left(\frac{V_{IN}}{V_{OUT}}\right)^2 \frac{(V_{OUT} - V_{IN})}{2 \times F_{SW} \times L}$$

The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. It is desirable to choose an inductor DCR<10mohm to achieve a good overall efficiency.

#### **Switching Frequency**

The switching frequency of SY7120 in CCM can be programmed by adjusting external resistor R<sub>FS</sub> connected to FS pin:

 $F_{SW}$  (kHz)= 73565/ $R_{FS}$ (kohm) +300

Under PFM light load condition, SY7120 linearly fold back the frequency, thus minimize the output ripple.

#### **Enable Operation**

Pulling the EN pin low (<0.4V) will shut down the device. Driving the EN pin high (>1.2V) will turn on the IC again.





# S//ERGY Light Load Operation Mode Selection

PFM or PWM light load operation is selected by MODE pin. Pull MODE pin low (<0.4V) for PFM operation, and pull this pin high (>1.2V) for PWM operation.

#### **External Bootstrap Capacitor**

This capacitor provides the gate driver voltage for internal rectifier. A 100nF low ESR ceramic capacitor connected between BS pin and LX pin is recommended.



#### **Peak Current Limit Setting**

The peak current limit can be programmed with a resistor  $R_{\rm ILMT}$  connecting from ILMT pin to ground:  $I_{\rm LIM}(A)$ =1200/ $R_{\rm LIM}(Kohm)$ -2

#### **Layout Design**

The layout design of SY7120 is highly simplified. To achieve a higher efficiency and better noise immunity, following components should be placed close to the IC:  $C_{IN}$ ,  $C_{SVIN}$ ,  $C_{OUT}$ , L,  $R_1$  and  $R_2$ .

 It is desirable to maximize the PCB copper area connected to GND pin to achieve a better

- thermal performance and noise immunity. If the board space allowed, a designated ground plane layer is highly recommended.
- C<sub>SVIN</sub> must be close to SVIN and GND pins. The loop area formed by C<sub>OUT</sub>, LX and GND pins must be minimized.
- C<sub>OUT</sub> must be close to OUT and GND pins. The loop area formed by C<sub>OUT</sub>, LX and GND pins must be minimized.
- 4) The PCB copper area associated with LX pin must be minimized to improve the noise immunity.
- 5) The components R<sub>1</sub> and R<sub>2</sub> and the trace connecting to the FB pin must NOT be adjacent to the LX node on the PCB layout to minimize the noise coupling to FB pin.
- 6) If the system chip interfacing with the EN pin has a high impedance state at shutdown mode and the SVIN pin is connected directly to a power source such as a Li-Ion battery, it is desirable to add a pull down  $1M\Omega$  resistor across the EN and SGND pins to prevent the noise from falsely turning on the regulator at shutdown mode.



Figure 3. PCB Layout Suggestion





# QFN3×3-20 Package Outline









Recommended PCB layout (Reference only)

**Notes:** All dimension in millimeter and exclude mold flash & metal burr.





# **Taping & Reel Specification**

### 1. Taping orientation





**Feeding direction** 

### 2. Carrier Tape & Reel specification for packages



| Package<br>type | Tape width (mm) | Pocket pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader length<br>(mm) | Qty per<br>reel |
|-----------------|-----------------|------------------|---------------------|-----------------------|-----------------------|-----------------|
| QFN3x3          | 12              | 8                | 13"                 | 400                   | 400                   | 5000            |

3. Others: NA